# **Product Specification** # **400G-FR4 QSFP-DD** Finisar Transceiver # FTCD4313E3PxL ## **PRODUCT FEATURES** - Hot-pluggable QSFP-DD type 2 form factor - Supports 425Gb/s aggregate bit rate - Power dissipation < 8W - RoHS-6 compliant - Case temperature range of +20°C to +60°C (limited temp) or 0°C to +70°C (C-temp) - Single 3.3V power supply - Aligned with IEEE P802.3cu - 4x100Gb/s PAM4 serial lanes - 8x50G PAM4 retimed 400GAUI-8 electrical interface - LC duplex receptacle - I2C management interface #### **APPLICATIONS** • 400G FR4 applications with FEC Finisar's FTCD4313E3PxL FR4 QSFP-DD transceiver modules are designed for use in 400 Gigabit Ethernet links on up to 2km of single mode fiber. They are compliant with the QSFP-DD MSA<sup>1</sup>, QSFP28 MSA<sup>2</sup>, IEEE P802.3cu<sup>7</sup> and portions of P802.3bs<sup>8</sup>. Digital diagnostic functions are available via the I2C interface, as specified by the QSFP28 MSA and Coherent Application Notes AN-20xx<sup>5,6</sup>. The transceiver is RoHS-6 compliant per Directive 2011/65/EU<sup>3</sup> and Finisar Application Note AN-2038<sup>4</sup>. #### PRODUCT SELECTION # FTCD4313E3PxL E: Ethernet protocol 3: Gen 3 P: Pull-tab type release x (C or L): Commercial or Limited temperature range L: LC duplex receptacle ## I. Pin Descriptions Bottom side viewed from bottom Figure 1 – QSFP-DD -compliant 76-pin connector (per QSFP-DD MSA) | Pad | Logic | Symbol | Description | Plug | Notes | |-----|----------|----------|------------------------------------------|-----------------------|----------| | | | | | Sequence <sup>4</sup> | _ | | 1 | | GND | Ground | 1B | 1 | | 2 | CML-I | Tx2n | Transmitter Inverted Data Input | 3B | | | 3 | CML-I | Tx2p | Transmitter Non-Inverted Data Input | 3B | | | 4 | | GND | Ground | 1B | 1 | | 5 | CML-I | Tx4n | Transmitter Inverted Data Input | 3B | | | 6 | CML-I | Ти4р | Transmitter Non-Inverted Data Input | 3B | | | 7 | | GND | Ground | 1B | 1 | | 8 | LVTTL-I | ModSelL | Module Select | 3B | | | 9 | LVTTL-I | ResetL | Module Reset | 3B | | | 10 | 20112 1 | VccRx | +3.3V Power Supply Receiver | 2B | 2 | | 11 | LVCMOS- | SCL | 2-wire serial interface clock | 3B | - | | | I/O | SCI | 2-wire serial intellace clock | 35 | | | 12 | LVCMOS- | SDA | 2-wire serial interface data | 3B | | | 12 | | SDA | 2-wire serial interface data | 35 | | | | I/0 | | <u> </u> | | _ | | 13 | | GND | Ground | 1B | 1 | | 14 | CML-O | Rx3p | Receiver Non-Inverted Data Output | 3B | | | 15 | CML-O | Rx3n | Receiver Inverted Data Output | 3B | | | 16 | | GND | Ground | 1B | 1 | | 17 | CML-O | Rxlp | Receiver Non-Inverted Data Output | 3B | | | 18 | CML-O | Rxln | Receiver Inverted Data Output | 3B | | | 19 | | GND | Ground | 1B | 1 | | 20 | | GND | Ground | 1B | 1 | | 21 | CML-O | Rx2n | Receiver Inverted Data Output | 3B | - | | 22 | CML-0 | Rx2p | Receiver Non-Inverted Data Output | 3B | | | 23 | CHE-0 | GND | Ground | 1B | 1 | | | cour o | | | | 1 | | 24 | CML-0 | Rx4n | Receiver Inverted Data Output | 3B | | | 25 | CML-0 | Rx4p | Receiver Non-Inverted Data Output | 3B | | | 26 | | GND | Ground | 1B | 1 | | 27 | | ModPrsL | Module Present | 3B | | | 28 | LVTTL-O | IntL | Interrupt | 3B | | | 29 | | VccTx | +3.3V Power supply transmitter | 2B | 2 | | 30 | | Vecl | +3.3V Power supply | 2B | 2 | | 31 | LVTTL-I | InitMode | Initialization mode; In legacy QSFP | 3B | | | | | | applications, the InitMode pad is called | | | | | | | LPMODE | | | | 32 | | GND | Ground | 1B | 1 | | 33 | CML-I | Tx3p | Transmitter Non-Inverted Data Input | 3B | | | 34 | CML-I | Tx3n | Transmitter Inverted Data Input | 3B | | | 35 | 0.1.2 1 | GND | Ground | 1B | 1 | | | CVC T | | | | - | | 36 | CML-I | Txlp | Transmitter Non-Inverted Data Input | 3B | | | 37 | CML-I | Txln | Transmitter Inverted Data Input | 3B | | | 38 | <u> </u> | GND | Ground | 1B | 1 | | 39 | | GND | Ground | 1A | 1 | | 40 | CML-I | Tx6n | Transmitter Inverted Data Input | 3A | | | 41 | CML-I | Тибр | Transmitter Non-Inverted Data Input | 3A | | | 42 | | GND | Ground | 1A | 1 | | 43 | CML-I | Tx8n | Transmitter Inverted Data Input | 3A | - | | 44 | CML-I | Tx8p | Transmitter Non-Inverted Data Input | 3A | | | 45 | Orin-1 | GND | Ground | 1A | 1 | | | | | | | | | 46 | | Reserved | For future use | 3A | 3 | | 47 | | VS1 | Module Vendor Specific 1 | 3A | 3 | | 48 | | VccRxl | 3.3V Power Supply | 2A | 2 | | 49 | | VS2 | Module Vendor Specific 2 | 3A | 3 | | 50 | | VS3 | Module Vendor Specific 3 | 3A | 3 | | 51 | | GND | Ground | 1A | 1 | | 52 | CML-O | Rx7p | Receiver Non-Inverted Data Output | 3A | | | 53 | CML-O | Rx7n | Receiver Inverted Data Output | 3A | | | 54 | | GND | Ground | 1A | 1 | | 55 | CML-0 | Rx5p | Receiver Non-Inverted Data Output | 3A | <u> </u> | | 00 | 3112 0 | Mop | received non inversed basa output | U.S. | | | 56 | CML-O | Rx5n | Receiver Inverted Data Output | 3A | | |---------------|-------|----------|-------------------------------------|----|---| | 57 | | GND | Ground | 1A | 1 | | 58 | | GND | Ground | 1A | 1 | | 59 | CML-O | Rx6n | Receiver Inverted Data Output | 3A | | | 60 | CML-O | Rx6p | Receiver Non-Inverted Data Output | 3A | | | 61 | | GND | Ground | 1A | 1 | | 62 | CML-O | Rx8n | Receiver Inverted Data Output | 3A | | | 63 | CML-O | Rx8p | Receiver Non-Inverted Data Output | 3A | | | 64 | | GND | Ground | 1A | 1 | | 65 | | NC | No Connect | 3A | 3 | | 66 | | Reserved | For future use | 3A | 3 | | 67 | | VccTxl | 3.3V Power Supply | 2A | 2 | | 68 | | Vcc2 | 3.3V Power Supply | 2A | 2 | | 69 | | Reserved | For Future Use | 3A | 3 | | 70 | | GND | Ground | 1A | 1 | | 71 | CML-I | Tx7p | Transmitter Non-Inverted Data Input | 3A | | | 72 | CML-I | Tx7n | Transmitter Inverted Data Input | 3A | | | 73 | | GND | Ground | 1A | 1 | | 74 | CML-I | Тх5р | Transmitter Non-Inverted Data Input | 3A | | | 75 | CML-I | Tx5n | Transmitter Inverted Data Input | 3A | | | 76 | | GND | Ground | 1A | 1 | | $\overline{}$ | | | | | | Note 1: QSFP-DD uses common ground (GND) for all signals and supply (power). All are common within the QSFP-DD module and all module voltages are referenced to this potential unless otherwise noted. Connect these directly to the host board signal-common ground plane. Note 2: VccRx, VccRx1, Vccl, Vcc2, VccTx and VccTx1 shall be applied concurrently. Requirements defined for the host side of the Host Card Edge Connector are listed in Table 4. VccRx, VccRx1, Vcc1, Vcc2, VccTx and VccTx1 may be internally connected within the module in any combination. The connector Vcc pins are each rated for a maximum current of 1000 mA. Note 3: All Vendor Specific, Reserved and No Connect pins may be terminated with 50 ohms to ground on the host. Pad 65 (No Connect) shall be left unconnected within the module. Vendor specific and Reserved pads shall have an impedance to GND that is greater than 10 kOhms and less than 100 pF. Note 4: Plug Sequence specifies the mating sequence of the host connector and module. The sequence is 1A, 2A, 3A, 1B, 2B, 3B. (see Figure 2 for pad locations) Contact sequence A will make, then break contact with additional QSFP-DD pads. Sequence 1A, 1B will then occur simultaneously, followed by 2A, 2B, followed by 3A, 3B. #### II. General Product Characteristics | Parameter | Value | Unit | Notes | |-----------------------------------|--------------------------|-------|-------| | Module Form Factor | QSFP-DD | | | | Maximum Aggregate Data Rate | 425 | Gb/s | | | Protocols Supported | 400G Ethernet | | | | Maximum Power Consumption per End | 8 | Watts | 1 | | Management Interface | Serial, I2C-based, 1 MHz | | | | | maximum frequency | | | | Data Rate Specifications | Symbol | Min | Тур | Max | Units | Notes | |-----------------------------|--------|-------|-----|--------|-------|-------| | Bit Error Ratio | BER | | | 2.4E-4 | | 2 | | Maximum Supported Distances | | | | | | | | Fiber Type | | | | | | | | SMF per G.652 | Lmax1 | 0.002 | | 2 | km | | #### Notes: - 1. Maximum total power value is specified across the full temperature and voltage range. - 2. As defined by IEEE P802.3cu. # **III.** Absolute Maximum Ratings Module performance is not guaranteed beyond the operating range (see Section VII). Exceeding the limits below may damage the transceiver module permanently. | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------------|------------|------|-----|-----|------|---------| | Maximum Supply Voltage | Vcc | -0.3 | | 4.0 | V | | | Storage Temperature | $T_{S}$ | -40 | | +85 | °C | | | Case Operating Temperature | $T_{OP}$ | 0 | | +70 | °C | C-temp | | | | +20 | | +60 | | Limited | | | | | | | | temp | | Relative Humidity | RH | 15 | | 85 | % | 1 | | Receiver Damage Threshold, per Lane | $P_{Rdmg}$ | 4.5 | | | dBm | | #### Notes: 1. Non-condensing. # IV. Electrical Characteristics (EOL, $T_{OP} = 0$ to +70 °C, $V_{CC} = 3.135$ to 3.465 Volts) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------------------------------------------|-------------|-----------------------------------|---------------------|------------|------|-------| | Supply Voltage | Vcc | 3.135 | 3.3 | 3.465 | V | | | Supply Current | Icc | | | 2.552 | Α | | | Module total power | P | | | 8 | W | 1 | | Transmitter | | | | | | | | Signaling rate per lane | | 26.5625 | 5± 100 p | pm. | Gbd | | | Differential data input voltage per lane | Vin,pp,diff | 900 | | | mV | 2 | | Differential input return loss | | Per equa | tion (83<br>E802.3b | BE-5)<br>m | dB | | | Differential to common mode input return loss | | Per equa | tion (83<br>E802.3b | | dB | | | Differential termination mismatch | | | | 10 | % | | | Module stress input test | | | 20E.3.4<br>E802.3b | | | 3 | | Single-ended voltage tolerance range | | -0.4 | | 3.3 | V | | | DC common mode voltage | | -350 | | 2850 | mV | 4 | | Receiver | | | | | | | | Signaling rate per lane | | 26.5625 | 5± 100 p | pm. | Gbd | | | AC common-mode output voltage (RMS) | | | | 17.5 | mV | | | Differential output voltage | | | | 900 | mV | | | Near-end ESMW (Eye symmetry mask width) | | 0.265 | | | UI | | | Near-end Eye height, differential (min) | | 70 | | | mV | | | Far-end ESMW (Eye symmetry mask width) | | 0.2 | | | UI | | | Far-end Eye height, differential (min) | | 30 | | | mV | | | Far-end pre-cursor ISI ratio | | -4.5 | | 2.5 | dB | | | Differential output return loss | | Per equation 83E-2<br>IEEE802.3bm | | | | | | Common to differential mode | | Per equation 83E-3 | | | | | | conversion return loss | | IEEE802.3bm | | | | | | Differential termination mismatch | | | | 10 | % | | | Transition time (min, 20% to 80%) | 9.5 | | ps | | |-----------------------------------|------|------|----|---| | DC common mode voltage (min) | -350 | 2850 | mV | 4 | #### Notes: - 1. Maximum total power value is specified across the full temperature and voltage range. - 2. With the exception to 120E.3.1.2 that the pattern is PRBS31Q or scrambled idle. - 3. Meets specified BER - 4. DC common mode voltage generated by the host. Specification includes effects of ground offset voltage. # V. Optical Characteristics (EOL, $T_{OP} = 0$ to +70 °C, $V_{CC} = 3.135$ to 3.465 Volts) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-----------------------------------------------------------------------------------------------------------------|--------|--------------------------------------|------------------------------|--------------------------------------|------------|-------| | Transmitter | | | | | | | | Signaling rate (each lane (range) | | 53.1 | $25 \pm 100 \text{ pp}$ | m | GBd | | | Modulation format | | PAM4 | | | | | | Lane wavelength (range) | | 1264.5<br>1284.5<br>1304.5<br>1324.5 | 1271<br>1291<br>1311<br>1331 | 1277.5<br>1297.5<br>1317.5<br>1337.5 | nm | | | Side-mode suppression ratio (SMSR) | | 30 | 1331 | 1337.3 | dB | | | Total average launch power | | | | 10.4 | dBm | | | Average launch power, each lane | | | | 4.4 | dBm | | | Average launch power, each lane | | -3.2 | | | dBm | 1 | | Difference in launch power between any two lanes (OMAouter) max | | | | 3.9 | dB | | | Outer Optical Modulation Amplitude (OMAouter), each lane min for TDECQ < 1.4 dB for 1.4 dB \le TDECQ \le 3.4 dB | | -0.2<br>-1.6 + TDECQ | | 3.7 | dBm<br>dBm | | | Transmitter and dispersion eye closure for PAM4 (TDECQ), each lane | | | | 3.4 | dB | | | Transmitter eye closure for PAM4 (TECQ), each lane | | | | 3.4 | dB | | | TDECQ – TECQ | | | | 2.5 | dB | | | Average launch power of OFF transmitter, each lane | | | | -16 | dBm | | | Extinction ratio | | 3.5 | | | dB | | | Transmitter transition time | | | - | 17 | pS | | | Transmitter over/under-shoot | | | | 22 | % | | | Transmitter power excursion | | | | 1.8 | dBm | | | RIN <sub>17.1</sub> OMA | | | | -136 | dB/Hz | | | Optical return loss tolerance | | | | 17.1 | dB | | | Transmitter reflectance | | | | -26 | dB | 2 | #### Notes: - 1. Average launch power, each lane (min) is informative and not the principal indicator of signal strength. A transmitter with launch power below this value cannot be compliant; however, a value above this does not ensure compliance. - 2. Transmitter reflectance is defined looking into the transmitter | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------|----------|----------------------------|----------------------|----------------------------|------------|-------| | Receiver | | | | | | | | Signaling rate (each lane (range) | | 53 | $3.125 \pm 100$ | ppm | GBd | | | Modulation format | | | PAM4 | | | | | Lane wavelength (range) | | 1264.5<br>1284.5<br>1304.5 | 1271<br>1291<br>1311 | 1277.5<br>1297.5<br>1317.5 | nm | | | Damage threshold, each lane | | 1324.5 | 1331<br>5.4 | 1337.5 | dBm | 1 | | Average receive power, each lane | | | | 4.4 | dBm | | | Average receive power, each lane | | -7.2 | | | dBm | 2 | | Receive power (OMAouter), each lane | | | | 3.7 | dBm | | | Difference in receive power between any two lanes (OMAouter) | | | | 4.1 | dB | | | Receiver reflectance | | | | -26 | dB | İ | | Receiver sensitivity (OMA <sub>outer</sub> ), each lane (max) for SECQ $< 1.4$ dB for $1.4$ dB $\le$ SECQ $\le 3.4$ dB | | | | -4.6<br>-6 + SECQ | dBm<br>dBm | | | Receiver sensitivity (OMAouter), each lane | | | | -2.6 | | 3 | | Conditions of stressed receiver sensitivit | y test:4 | | | | | _ | | Stressed eye closure for PAM4 (SECQ), lane under test | | | 3.4 | | dB | 4 | | OMAouter of each aggressor lane | | | 1.5 | | dBm | | #### Notes: - 1. The receiver shall be able to tolerate, without damage, continuous exposure to an optical input signal having this average power level. - Average receive power, each lane (min) is informative and not the principal indicator of signal strength. A received power below this value cannot be compliant; however, a value above this does not ensure compliance. - 3. Measured with conformance test signal at TP3 (see 151.8.13) for the BER specified in 151.1.1. - 4. These test conditions are for measuring stressed receiver sensitivity. They are not characteristics of the receiver. # VI. Memory Map and Control Registers Per QSFP-DD MSA Specification<sup>1</sup>. See Coherent Application Note AN-20xx (TBD)<sup>5,6</sup>. ## VII. Environmental Specifications Finisar FTCD4313E3PxL FR4 QSFP-DD transceivers have a max. operating case temperature range of $0^{\circ}$ C to $+70^{\circ}$ C (also offer $20^{\circ}$ C to $+60^{\circ}$ C). | Parameter | Symbol | Min | Тур | Max | Units | Ref. | |----------------------------|-----------|-----|-----|-----|-------|---------| | Case Operating Temperature | $T_{op}$ | 0 | | +70 | °C | C-temp | | | | +20 | | +60 | | Limited | | | | | | | | temp | | Storage Temperature | $T_{sto}$ | -40 | | +85 | °C | | # VIII. Regulatory Compliance Finisar® FTCD4313E3PxL FR4 QSFP-DD transceivers are Class 1 Laser Products. They are certified per the following standards: | Feature | Agency | Standard | |----------------------|------------|-------------------------------| | Laser Eye | FDA/CDRH | CDRH 21 CFR 1040.10 and Laser | | Safety | FDA/CDKH | Notice 56 | | Laser Eye | UL/CSA/TÜV | IEC/EN 60825-1:2014 | | Safety | UL/CSA/TUV | IEC/EN 60825-2: 2004+A1+A2 | | Electrical<br>Safety | UL/CSA/TÜV | IEC/UL/CSA/EN 62368-1:2014 | CAUTION: Use of controls or adjustments or performance of procedures other than those specified herein may result in hazardous radiation exposure. # IX. Mechanical Specifications Finisar® FTCD4313E3PxL FR4 QSFP-DD transceivers are compatible with the QSFP-DD Type 2 Specification for pluggable form factor modules. Figure 2. FTCD4313E3PxL Mechanical Dimensions. Figure 3. Product Label (C-temp, Not to Scale) #### X. References - 1. QSFP-DD Specification for QSFP Double Density 8X Pluggable Transceiver - 2. SFF-8665: "QSFP+ 28Gb/s 4X Pluggable Transceiver Solution (QSFP28)", Rev 1.9, June 29, 2015 and associated SFF documents referenced therein: - i. SFF-8661 - ii. SFF-8679 - iii. SFF-8636 - iv. SFF-8662 - v. SFF-8663 - vi. SFF-8672 - vii. SFF-8683 - 3. Directive 2011/65/EU of the European Parliament and of the Council, "on the restriction of the use of certain hazardous substances in electrical and electronic equipment," July 1, 2011. - 4. "Application Note AN-2038: Finisar Implementation Of RoHS Compliant Transceivers", Finisar Corporation, January 21, 2005. - 5. Application Note AN-20xx, Initialization, Coherent Corp. - 6. Application Note AN-2086 rev C, EEPROM Map, Coherent Corp. - 7. IEEE P802.3cu 400GBASE-FR4 - 8. IEEE P802.3bs, 400GAUI-8 Interface. ## **XI.** For More Information Coherent Corp. 375 Saxonburg Boulevard Saxonburg, PA 16056 sales@coherent.com www.coherent.com